## **DIGITAL LOGIC DESIGN LAB (EET1211)**

# LAB IX: CONSTRUCT, TEST AND INVESTIGATE THE OPERATION OF VARIOUS COUNTER CIRCUITS

### Siksha 'O' Anusandhan Deemed to be University, Bhubaneswar

| Registration No. | Signature |
|------------------|-----------|
|                  |           |
|                  |           |
|                  |           |
|                  |           |
|                  |           |
|                  |           |
|                  |           |

| Marks: | / | 10 |
|--------|---|----|
|--------|---|----|

**Remarks:** 

**Teacher's Signature** 

#### I. OBJECTIVE

- 1. Design and Test of 2-bit synchronous up counter with D Flip-Flops
- 2. Design and Test of 2-bit synchronous down counter with JK Flip-Flops
- 3. Design and Test of 3-bit synchronous up counter with T Flip-Flops

#### II. PRE-LAB

#### For Obj. 1:

- a. Draw the logic diagram for 2-bit synchronous up counter with D Flip-Flops
- b. Write HDL code for 2-bit synchronous up counter

#### For Obj. 2:

- a. Draw the logic diagram for 2-bit synchronous down counter with JK Flip-Flops
- b. Write HDL code for 2-bit synchronous down counter

#### For Obj. 3:

- a. Draw the logic diagram for 3-bit synchronous up counter with T Flip-Flops
- b. Write HDL code for 3-bit synchronous up counter

| III. LAB:        |                                                                    |                          |                           |
|------------------|--------------------------------------------------------------------|--------------------------|---------------------------|
| Compone          | ents Required:                                                     |                          |                           |
| <u>S. No</u>     | Name of the Component                                              | <b>Specification</b>     | <b>Quantity</b>           |
| HDL Pro          | gram:                                                              |                          |                           |
| Observat         | ion:                                                               |                          |                           |
| Conclusion       | on:                                                                |                          |                           |
| IV. POST         | LAB                                                                |                          |                           |
|                  | any Flip-Flops will be complemented int after the following count? | d in a 10-bit binary rip | ople counter to reach the |
| 2. Using E 4, 6. | O Flip-Flops design a counter with th                              | e following repeated     | binary sequence: 0, 1, 2, |